# Lab 4 Report SHEN Zijun

## 1. Explanation of firmware code

#### 1-1. How does it execute a multiplication in assembly code?

We write the FIR operation in fir.c:

```
outputsignal[i] \leftarrow outputsignal[i] + taps[j]*inputbuffer[data RAM pointer];
```

Multiplication is used in this process, so after the compile becomes assembly code, there will be a section (section) responsible for the multiplication operation. The following describes how to execute this section and the multiplication operation at this stage in the assembly code:

We found that the file counter\_la\_fir.out, obtained after compiling fir.c, clearly lists each assembly code and its corresponding segment (such as the <mulsi3> segment in Fig. 3), as well as the addresses where these codes are stored in the machine language after conversion (for example, the instruction "mv a2, a0" in Fig. 3 is stored at address 32 'h38000000). These codes in fir.c are stored at addresses corresponding to the user project BRAM (near 32' h38000000) because the function declarations in fir.c specifically include "section ('.mprjram')", and this is defined in the section.lds file (Fig. 2). mprjram "This section occupy is a memory configuration address that starts from 0x38000000 and lasts for 0x00400000, so compiler, you know, you have to store this part of the instruction code in this segment, which is stored in the user project BRAM.

When the CPU reaches the <fir> section (corresponding to fir.c code) and is about to perform the multiplication, it jumps (Using jal (jump and link) instruction, as shown in Figure 1) to perform multiplication on the <mulsi3> section.



Fig. 1

```
MEMORY {
    vexriscv_debug : ORIGIN = 0xf00f0000, LENGTH = 0x00000100
    dff : ORIGIN = 0x00000000, LENGTH = 0x00000400
    dff2 : ORIGIN = 0x00000400, LENGTH = 0x00000200
    flash : ORIGIN = 0x10000000, LENGTH = 0x01000000
    mprj : ORIGIN = 0x30000000, LENGTH = 0x001000000
    mprjram : ORIGIN = 0x38000000, LENGTH = 0x00400000
    hk : ORIGIN = 0x26000000, LENGTH = 0x00100000
    csr : ORIGIN = 0xf00000000, LENGTH = 0x000100000
```

Fig. 2

```
Disassembly of section .mprjram:
38000000 <__mulsi3>:
38000000: 00050613
                            mv a2,a0
38000004: 00000513
                            li a0,0
38000008: 0015f693
                            andi a3,a1,1
                            beqz a3,38000014 <__mulsi3+0x14>
3800000c: 00068463
38000010: 00c50533
                            add a0,a0,a2
38000014: 0015d593
                            srli a1,a1,0x1
38000018: 00161613
                            slli a2,a2,0x1
3800001c: fe0596e3
                            bnez a1,38000008 <__mulsi3+0x8>
38000020: 00008067
```

Fig. 3

Figure 3 shows that the section 1 about multiplication operation is found in the counter\_la\_fir.out file program counter (PC) jumps to the position of 32'h38000000 in address (that is <mulsi3> The beginning address of the section is followed by a multiplication operation, which is performed as follows: First, since jal can be regarded as a call to the multiplication function, the multiplicand and multiplier's arguments must first be placed in the register of a0 and a1, respectively, before entering this section for computation. The final return value also needs to be placed in the register of a0 so that it can be read by the upper-level function (<fir>):

| Steps | Address    | instruction                                  | Explanation                                             |
|-------|------------|----------------------------------------------|---------------------------------------------------------|
| (1)   | 0x38000000 | mv a2,a0                                     | Copy the value of a0 to a2                              |
| (2)   | 0x38000004 | li a0,0                                      | Read "0" into a0                                        |
| (3)   | 0x38000008 | andi a3,a1,1                                 | Write the value of a3 as "a1 & 1"                       |
| (4)   | 0x3800000c | beqz a3,38000014 <mulsi3+0x14></mulsi3+0x14> | If the value of $a3 = 0$ ,<br>then jump to $0x38000014$ |
| (5)   | 0x38000010 | add a0,a0,a2                                 | a0 ← a0+a2                                              |
| (6)   | 0x38000014 | srli a1,a1,0x1                               | a1 <b>←</b> a1>>1                                       |
| (7)   | 0x38000018 | slli a2,a2,0x1                               | a2 <b>←</b> a2<<1                                       |
| (8)   | 0x3800001c | bneza1,38000008 <mulsi3+0x8></mulsi3+0x8>    | If the value of a1 = 0,<br>then jump to<br>0x38000008   |
| (9)   | 0x38000020 | ret                                          | return to Upper layer function( <fir>)</fir>            |

Table 1

Due to the presence of branch-related instruction, it is not necessary to follow the order in the table. After derivation, we can roughly understand that its method of performing multiplication is as follows: "The upper function <fir> places two arguments (the multiplicand and multiplier) into a0 and a1. However, since a0 ultimately needs to store return value, the multiplicand (a0) is first copied to a2 register, with a0 serving as the register for storing the product, while a1 retains the multiplier." Then proceed with the multiplication operation: check if the LSB of the multiplier is 1. If so, add the current multiplicand to the product a0; otherwise, do not add it to a0. Next, perform the operation for the next bit, but first shift the multiplier right by shift 1 bit (indicating that the value of the next bit is to be checked) and shift the multiplicand left by shift 1 bit (representing that this bit's weighting has been incremented by one order). Then, check the next LSB. Finally, when the entire multiplier is shift ed down to 0, it indicates that the operation is complete, and you can return back up one level in the function (the multiplier is now exactly in return value register (a0)). Here's an example to illustrate: when the multiplicand When a0=11011 and multiplier a1=101

```
(1) a2 \leftarrow a0 = 11011
```

- (2) a0**←**0
- (3)  $a3 \leftarrow a1[0]=1$
- (4)  $a3 \neq 0 \rightarrow No jump$
- (5)  $a0 \leftarrow a0 + a2 = 0 + 11011 = 11011$  (Since the LSB of a1 is 1, add 11011 to the product)
- (6)  $a1 \leftarrow (a1 >> 1) = 10$
- $(7) a2 \leftarrow (a2 << 1) = 110110$
- (8)  $a1 \neq 0 \rightarrow jump to (3)$
- (3)  $a3 \leftarrow a1[0]=0$
- (4) a3=0 jump to (6) (Since the LSB of a1 is 0, 110110 is not added to the product)
- (6)  $a1 \leftarrow (a1 >> 1) = 1$
- $(7) a2 \leftarrow (a2 << 1) = 1101100$
- (8)  $a1 \neq 0 \rightarrow jump to (3)$
- (3)  $a3 \leftarrow a1[0]=1$
- (4) a3≠0→No jump a0← a0+a2=11011+1101100=10000111 (Since the LSB of a1 is 1, 1101100 will be used Add to the product)
- (5) a1 $\leftarrow$ (a1>>1)=0
- (6) a2  $\leftarrow$  (a2<<1)= 11011000
- (7) a1=0 $\rightarrow$ No jump
- (8) return

The final product is 10000111. Convert the above formula to decimal for easy observation:

$$(11011)_2 \times (101)_2 = (27)_{10} \times (5)_{10} = (135)_{10} = (10000111)_2$$

The calculation results are correct

## 1-2. What address allocate for user project and how many space is required to allocate to firmware code?

In the section.lds file (see Fig. 4 below), configuration address map is defined to explain each The allocation of a memory address block, for example, as shown in the figure, defines the address starting from 0x38000000 and lasting for 0x00400000. This way, wishbone can know which interval's address to provide to successfully obtain access at a certain location.

Fig. 4

In the description above at 1-1., it is mentioned that in the fir.c file of the user project, all functions we defined have the tag "section (" mprjram ")" added when declaring the function. This indicates that we want to store this code segment as assembly code (and subsequently as machine language, hex file) in the memory block at 0x38000000. As shown in Figure 4, this section is allocated to the address space of the user project as mprjram, which is the memory block from 0x38000000 to 0x383FFFFF. (This can also be seen in Fig. 5 below: this is the counter\_la\_fir.out file (fir.c has been passed A screenshot from one of the output files after compile) shows a section including the multiplier The <initfir> segment corresponding to the function of <mulsi3>, fir initialization and the <fir>> segment corresponding to the fir() function are both located in the 0x3800000000 segment, so it can be seen that the function we wrote will indeed be stored in these address space after being converted into assembly code/machine code.)

| 596 | Disassamble                                              | of section .mpr[ram:                    |      |                                              |
|-----|----------------------------------------------------------|-----------------------------------------|------|----------------------------------------------|
| 597 | DISASSENDLY                                              | or section improran:                    |      |                                              |
| 598 | 38000000 <                                               | mule (2)                                |      |                                              |
| 598 | 38000000 ()                                              | 90050613                                | mv   | -3 -8                                        |
| 699 | 38000004:                                                | 99999513                                | 11   | a2,a0<br>a0.0                                |
|     |                                                          | 300000000000000000000000000000000000000 |      |                                              |
| 601 | 38000008:                                                | 0015f693                                | andi | a3,a1,1                                      |
| 692 | 3800000c:                                                | 00068463                                | beqz | a3,38000014 <mulsi3+0x14></mulsi3+0x14>      |
| 603 | 38000010:                                                | 00c50533                                | add  | a0,a0,a2                                     |
| 684 | 38999914:                                                | 0015d593                                | srli | a1,a1,0x1                                    |
| 695 | 38000018:                                                | 00161613                                | s11i | a2,a2,0x1                                    |
| 696 | 3800001c:                                                | fe0596e3                                | bnez | a1,38000008 <mulsi3+0x8></mulsi3+0x8>        |
| 607 | 38000020:                                                | 00008067                                | ret  |                                              |
| 688 |                                                          |                                         |      |                                              |
| 609 | 38000024 <in< td=""><td></td><td></td><td></td></in<>    |                                         |      |                                              |
| 610 | 38000024:                                                | fe010113                                | addi | sp,sp,-32                                    |
| 611 | 38000028:                                                | 00812e23                                | SW   | s0,28(sp)                                    |
| 612 | 3800002c:                                                | 02010413                                | addî | s0,sp,32                                     |
| 613 | 38000030:                                                | fe042623                                | SW   | zero,-20(s0)                                 |
| 614 | 38000034:                                                | 0380006f                                | 1    | 3800006c <initfir+0x48></initfir+0x48>       |
| 615 | 38000038:                                                | 05c00713                                | 11   | a4,92                                        |
| 616 | 3800003c:                                                | fec42783                                | 1w   | a5,-20(s0)                                   |
| 617 | 38000040:                                                | 00279793                                | s111 | a5,a5,0x2                                    |
| 618 | 38866644:                                                | 00+707b3                                | add  | a5,a4,a5                                     |
| 619 | 38000048:                                                | 0007a023                                | SW   | zero,0(a5)                                   |
| 620 | 3800004c:                                                | 08800713                                | 11   | a4,136                                       |
| 621 | 38000050:                                                | fec42783                                | 1w   | a5,-20(s0)                                   |
| 622 | 38888654:                                                | 00279793                                | s111 | a5,a5,0x2                                    |
| 623 | 38000058:                                                | 00+707b3                                | add  | a5,a4,a5                                     |
| 624 | 3800005c:                                                | 0007a023                                | SW   | zero,0(a5)                                   |
| 625 | 38000060:                                                | fec42783                                | 1w   | a5,-20(s0)                                   |
| 626 | 38866664:                                                | 00178793                                | addi | a5,a5,1                                      |
| 627 | 38000068:                                                | fef42623                                | SW   | a5,-20(s0)                                   |
| 628 | 3800006c:                                                | fec42703                                | 1w   | a4,-20(s0)                                   |
| 629 | 38000070:                                                | 00a00793                                | 11   | a5,10                                        |
| 630 | 38888874:                                                | fce7d2e3                                | bge  | a5,a4,38000038 <initfir+0x14></initfir+0x14> |
| 631 | 38000078:                                                | 00000013                                | nop  |                                              |
| 632 | 3800007c:                                                | 99999913                                | nop  |                                              |
| 633 | 38000080:                                                | 01c12403                                | 1w   | s0,28(sp)                                    |
| 634 | 18866684-                                                | 02010113                                | addi | sp,sp,32                                     |
| 635 | 38000088:                                                | 99998967                                | ret  |                                              |
| 636 |                                                          |                                         |      |                                              |
| 637 | 3800008c <fi< td=""><td>rs.</td><td></td><td></td></fi<> | rs.                                     |      |                                              |
| 638 | 3800000c (72                                             | fe010113                                | addi | sp,sp,-32                                    |
| 639 | 38000000:                                                | 00112e23                                | SW   | ra,28(sp)                                    |
| 640 | 38000094:                                                | 00812c23                                | 5W   | s0,24(sp)                                    |
| 641 | 38000094:                                                | 00912a23                                | SW   | s1,20(sp)                                    |
| 642 | 3800009a:                                                | 02010413                                | addî | s0,sp,32                                     |
| 643 | 38000090:                                                | 62616413<br>f85ff0ef                    |      | ra,38000024 <initfir></initfir>              |
|     |                                                          |                                         | jal  |                                              |
| 644 | 380000a4:                                                | fe842623                                | SW   | zero, -20(s0)                                |
| 645 | 380000a8:                                                | Fe042423                                | SW   | zero,-24(s0)                                 |
| 646 | 380000ac:                                                | 0f00006f                                | 1    | 3800019c <fir+0x110></fir+0x110>             |
| 647 | звееееье:                                                | 02c00713                                | 11   | a4,44                                        |
| 648 | 380000b4:                                                | fe842783                                | 1w   | a5,-24(s0)                                   |
| 649 | 38000068:                                                | 00279793                                | 5111 | a5,a5,0x2                                    |
| 650 | 388666bc:                                                | 00+707b3                                | add  | a5.a4.a5                                     |

Fig. 5

In counter\_la\_fir.out (see Figure 6 below), we can see the contents of the address and instruction stored in these compile's assembly code, as well as the 16-bit conversion into machine code The code, such as the first instruction of the behavior section in Figure 599, is "mv a2,a0", and the corresponding machine code is "00050613" (in hexadecimal), which will be stored in the address of "0x38000000".

Fig. 6 counter la fir.out

After compiling in fir.c, the file counter\_la\_fir.hex is also generated (as shown in Fig. 7). This file is actually introduced by the testbench and will be consumed by the Caravel SoC (in this lab, the code for this part is stored in the user project BRAM). It can be seen that the addresses start from @00000000 and only machine code is written out. By comparing this with the machine code in counter\_la\_fir.out, we find that the file is divided into three parts, as shown in Table 2.

```
6F 00 00 0B 13 00 00 00 13 00 00 00 13 00 00 00
       13 00 00 00 13 00 00 00 13 00 00 00 13 00 00 00
       23 2E 11 FE 23 2C 51 FE 23 2A 61 FE 23 28 71 FE
       23 26 A1 FE 23 24 B1 FE 23 22 C1 FE 23 20 D1 FE
       23 2E E1 FC 23 2C F1 FC 23 2A 01 FD 23 28 11 FD
       23 26 C1 FD 23 24 D1 FD 23 22 E1 FD 23 20 F1 FD
       13 01 01 FC EF 00 00 14 83 20 C1 03 83 22 81 03
       03 23 41 03 83 23 01 03 03 25 C1 02 83 25 81 02
       03 26 41 02 83 26 01 02 03 27 C1 01 83 27 81 01
10
       03 28 41 01 83 28 01 01 03 2E C1 00 83 2E 81 00
11
       03 2F 41 00 83 2F 01 00 13 01 01 04 73 00 20 30
12
       13 01 00 60 17 05 00 00 13 05 C5 F6 73 10 55 30
       17 05 00 28 13 05 05 F4 97 05 00 28 93 85 C5 0F
       17 06 00 00 13 06 86 73 63 0C B5 00 83 26 06 00
       23 20 D5 00 13 05 45 00 13 06 46 00 6F F0 DF FE
       13 05 00 00 93 05 80 05 17 06 00 00 13 06 86 6B
       63 0C 85 00 83 26 06 00 23 20 D5 00 13 05 45 00
```

Fig. 7 counter\_la\_fir.hex

| counter_la_fir.hex (Fig. 7) | counter_la_fir.out (Fig. 6)      | software                      |  |
|-----------------------------|----------------------------------|-------------------------------|--|
| @00000000~@000007B0         | 0x10000000~0x100007a8<br>section | counter_la_fir.c              |  |
| @000007B0~@00000808         | Lines 544-594 (memory array)     | fir.h (Tap[N]、inputsignal[N]) |  |
| @00000808 below             | 0x38000000 section               | fir.c                         |  |

Table 2

The code we wrote in fir.c corresponds to the paragraph below @00000808 (such as Fig. 8). For example, the first instruction is "mv a2, a0" mentioned earlier, and the corresponding machine code is "00050613" (in hexadecimal), but here because the Endian definition of the machine reading is different (little-Endian vs. big-endian), so the order between bytes needs to be changed to "13060500", that is, the first 8 digits in line 133 of Figure 8.

| 123 |     |     |     |    |    |    |    |     |    | 99 |    |    | 83 | 20 | C1 | 01  |
|-----|-----|-----|-----|----|----|----|----|-----|----|----|----|----|----|----|----|-----|
| 124 | 63  | 24  | 81  | 01 | 13 | 01 | 01 | 02  | 67 | 80 | 99 | 99 |    |    |    |     |
| 125 | 686 | 800 | 97B | 9  |    |    |    |     |    |    |    |    |    |    |    |     |
| 126 | 99  | 00  | 00  | 99 | F6 | FF | FF | FF  | F7 | FF | FF | FF | 17 | 99 | 99 | 99  |
| 127 | 38  | 00  | 00  | 99 | 3F | 99 | 00 | 99  | 38 | 99 | 99 | 00 | 17 | 99 | 99 | 66  |
| 128 | F7  | FF  | FF  | FF | F6 | FF | FF | FF  | 99 | 99 | 99 | 00 | 01 | 99 | 99 | 99  |
| 129 | 02  | 00  | 00  | 99 | 03 | 00 | 00 | 00  | 04 | 99 | 00 | 00 | 05 | 99 | 00 | 00  |
| 130 | 96  | 00  | 00  | 99 | 07 | 88 | 00 | 00  | 08 | 99 | 99 | 00 | 09 | 99 | 99 | 99  |
| 131 | 0A  | 00  | 00  | 00 | ØB | 99 | 00 | 99  |    |    |    |    |    |    |    |     |
| 132 | 686 | 800 | 886 | 8  |    |    |    |     |    |    |    |    |    |    |    |     |
| 133 | 13  | 06  | 05  | 00 | 13 | 05 | 00 | 00  | 93 | F6 | 15 | 00 | 63 | 84 | 06 | 00  |
| 134 | 33  | 05  | C5  | 99 | 93 | D5 | 15 | 00  | 13 | 16 | 16 | 00 | E3 | 96 | 05 | FE  |
| 135 | 67  | 80  | 00  | 00 | 13 | 01 | 01 | FE  | 23 | 2E | 81 | 00 | 13 | 94 | 01 | 02  |
| 136 | 23  | 26  | 04  | FE | 6F | 99 | 80 | 03  | 13 | 97 | CO | 05 | 83 | 27 | C4 | FE  |
| 137 | 93  | 97  | 27  | 00 | 83 | 07 | F7 | 00  | 23 | AØ | 07 | 00 | 13 | 07 | 80 | 08  |
| 138 | 83  | 27  | C4  | FE | 93 | 97 | 27 | 00  | В3 | 97 | F7 | 00 | 23 | AO | 97 | 99  |
| 139 | 83  | 27  | C4  | FE | 93 | 87 | 17 | 90  | 23 | 26 | F4 | FE | 03 | 27 | C4 | FE  |
| 140 | 93  | 07  | AØ  | 99 | E3 | D2 | E7 | FC  | 13 | 99 | 99 | 00 | 13 | 99 | 99 | 00  |
| 141 | 03  | 24  | C1  | 01 | 13 | 01 | 01 | 02  | 67 | 80 | 00 | 00 | 13 | 01 | 01 | FE  |
| 142 | 23  | 2E  | 11  | 00 | 23 | 20 | 81 | 00  | 23 | 2A | 91 | 00 | 13 | 04 | 01 | 02  |
| 143 | EF  | FØ  | 5F  | F8 | 23 | 26 | 04 | FE  | 23 | 24 | 04 | FE | 6F | 00 | 00 | ØF. |
| 144 | 13  | 07  | C0  | 02 | 83 | 27 | 84 | FE  | 93 | 97 | 27 | 00 | В3 | 07 | F7 | 00  |
| 145 | 83  | A7  | 97  | 00 | 23 | 20 | F4 | FE  | 13 | 97 | C0 | 05 | 83 | 27 | C4 | FE  |
| 146 | 93  | 97  | 27  | 00 | В3 | 07 | F7 | 00  | 03 | 27 | 04 | FE | 23 | Ae | E7 | 99  |
| 147 | 23  | 22  | 94  | FE | 6F | 00 | 00 | 0A  | 13 | 97 | 80 | 08 | 83 | 27 | 84 | FE  |
| 148 | 93  | 97  | 27  | 99 | ВЗ | 07 | F7 | 00  | 83 | A4 | 07 | 00 | 13 | 97 | 00 | 99  |
| 149 | 83  | 27  | 44  | FE | 93 | 97 | 27 | 00  | В3 | 97 | F7 | 00 | 83 | A6 | 07 | 00  |
| 150 | 13  | 07  | CØ  | 05 | 83 | 27 | C4 | FE  | 93 | 97 | 27 | 00 | В3 | 97 | F7 | 99  |
| 151 | 83  | A7  | 97  | 00 | 93 | 85 | 07 | 00  | 13 | 85 | 06 | 00 | EF | FØ | 5F | ED  |
| 152 | 93  | 07  | 05  | 99 | 33 | 87 | F4 | 00  | 93 | 96 | 80 | 08 | 83 | 27 | 84 | FE  |
| 153 | 93  | 97  | 27  | 00 | 83 | 87 | F6 | 00  | 23 | AØ | E7 | 00 | 03 | 27 | 44 | FE  |
| 154 | 93  | 07  | AØ  | 00 | 63 | 02 | F7 | 02  | 03 | 27 | C4 | FE | 93 | 97 | AØ | 99  |
| 155 | 63  | 16  | F7  | 00 | 23 | 26 | 04 | FE  | 6F | 99 | 00 | 01 | 83 | 27 | C4 | FE  |
| 156 | 93  | 87  | 17  | 00 | 23 | 26 | F4 | FE  | 83 | 27 | 44 | FE | 93 | 87 | 17 | 00  |
| 157 | 23  | 22  | F4  | FE | 03 | 27 | 44 | FE  | 93 | 97 | AØ | 00 | E3 | DE | E7 | F4  |
| 158 | 83  | 27  | 84  | FE | 93 | 87 | 17 | 00  | 23 | 24 | F4 | FE | 03 | 27 | 84 | FE  |
| 159 | 93  | 07  | A0  | 00 | E3 | D6 | E7 | FØ. | 93 | 97 | 80 | 08 | 13 | 85 | 07 | 00  |
| 160 | 83  | 20  | C1  | 01 | 03 | 24 | 81 | 01  | 83 | 24 | 41 | 01 | 13 | 01 | 01 | 02  |
| 161 |     | 80  |     |    |    |    |    |     |    |    |    |    |    |    |    |     |

Fig. 8 counter\_la\_fir.hex

Therefore, firmware code is divided into three regions with the following sizes:

| software                        | counter_la_fir.out                   | counter_la_fir.hex      | address | memory size |
|---------------------------------|--------------------------------------|-------------------------|---------|-------------|
| counter_la<br>_fir.c            | 0x10000000~<br>0x100007a8<br>section | @00000000~@000<br>007B0 | 1964    | 1964 Bytes  |
| fir.h (Tap[N], inputsigna l[N]) | Lines 544-594<br>(memory array)      | @000007B0~@00<br>000808 | 88      | 88 Bytes    |
| fir.c                           | 0x38000000<br>section                | @00000808 below         | 452     | 452 Bytes   |

Table 3

The calculation method for the two column on the far right of this table is as follows: Taking the previous example "mv a2, a0" as an example, the corresponding machine code is "00050613" (in hexadecimal) (written as "13 06 05 00" in counter\_la\_fir.hex). Since this is a 16-bit representation, the digits are "1", "3", "0", "6", and so on "0", "5", "0", "0" each represent 4 bits, and every two digits form a 1 byte. Therefore, by counting the number of groups (each consisting of two digits) in the counter\_la\_fir.hex file, we can determine how many memory units are required to store the firmware code/machine code for that region, which gives us the value in the rightmost column. Additionally, from Fig. 3, where instructions, machine code, and their corresponding addresses are compared, it is known that one line of assembly code requires 4bytes (32 bits, 4 addresses) to store, and each address stores 1 byte (=8 bits). This allows us to calculate how many addresses are needed to store these firmware codes.

To calculate the total allocate memory space required for all these firmware code, add up the three: a total of 1964+88+452=2504 (Bytes), and if you only want to look at fir.h and fir.c, the amount of memory space used is 88+452=540 (Bytes).

### 2. Interface between bram and wishbone

#### 2-1. Waveform from xsim



Fig 1 waveform of xsim

The red box in the figure is the signal of WB, and the bottom part of the figure is the access signal of BRAM. The signal is operated according to the waveform in submission guide. Its operation starts when the STB and CYC of WB are 1, and the position of check address is indeed the address assigned to the beginning of user project 0x380 BRAM requires dat (a package containing the instruction and tap[N], inputbuffer[N] and other data that the CPU wants to execute, The addresses are stored separately in the upper Table 3). When WE (write enable) is 1, it writes to BRAM; When WE is 0, data is read from BRAM, and address is given addres (s 0x380 by WB (Start). The process of accessing the BRAM will take 2 cycles, and according to the problem setting, it will take another delay 10 One cycle can only return ACK and data from BRAM in WB, and these 10 cycle are used The register "delayed\_count" will return to 0 when reset and start counting upwards while accessing the BRAM, until it reaches 10. At this point, it will ACK to allow external access to wbs\_dat\_o and reset to 0, preparing for the next access. Therefore, from "STB and CYC = 1" to "ACK, pulled up," a total of 11 cycles have passed (the 12th cycle is pulled up).

#### 2-2. FSM

In this lab, the FSM is not specifically utilized. Instead, the output signal is obtained through logical OR operations on the input signal and the BRAM's output signal, or by direct wiring. This includes using the address decode to confirm that the WB's address is 0x380, indicating that the slave is accessing data at the address of user project, before outputting the ACK and output data signals. For example:

```
assign decoded = wbs_adr_i[31:20] == 12'h380 ? 1'b1 : 1'b0;
assign valid = wbs_cyc_i && wbs_stb_i && decoded;
assign wbs_dat_o = rdata;
assign wbs_ack_o = ready;
```

## 3. Synthesis report

We will add design (including fir.c, fir.h, user\_proj\_example.counter.v, bram.v, and modify the testbench to detect the output signal and verify its correctness) to the Vivado software (simulation is performed through the run\_sim script, without using Vivado), and after adding timing constraints, execute synthesis. The result shown in the figure below can be seen, with the highest speed approximately equal to the clock period  $\approx 3.67$ ns, corresponding to a speed of about 272.48MHz. At this point, the slack is positive.



#### (1) User proj example utilization synth.rpt

After executing synthesis, the synthesized utilization report, namely user\_proj\_example, can be obtained \_utilization\_synth.rpt. Opening this file will give you the following resource usage:

#### FF & LUT:

| 1. Slice Logic        |      |       |            |           |       |
|-----------------------|------|-------|------------|-----------|-------|
|                       |      |       |            |           |       |
|                       |      |       |            |           |       |
| +                     | +    | +     |            | +         | +     |
| Site Type             | Used | Fixed | Prohibited | Available | Util% |
| +                     | +    | +     |            | +         | +     |
| Slice LUTs*           | 34   | 0     | 0          | 53200     | 0.06  |
| LUT as Logic          | 34   | 0     | 0          | 53200     | 0.06  |
| LUT as Memory         | 0    | 0     | 0          | 17400     | 0.00  |
| Slice Registers       | 17   | 0     | 0          | 106400    | 0.02  |
| Register as Flip Flop | 17   | 0     | 0          | 106400    | 0.02  |
| Register as Latch     | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes              | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes              | 0    | 0     | 0          | 13300     | 0.00  |

Fig 2 Slice Logic

#### BRAM:

| 2. Memory      |             |       |            |                   |
|----------------|-------------|-------|------------|-------------------|
|                |             |       |            |                   |
| <b> </b>       | <b></b> -   | +     | . +        | ++                |
| Site Type      | Used        | Fixed | Prohibited | Available   Util% |
| +              | <del></del> | +     | +          | ++                |
| Block RAM Tile | 2           | 0     | 0          | 140   1.43        |
| RAMB36/FIFO*   | 2           | 0     | 0          | 140   1.43        |
| RAMB36E1 only  | 2           | 1     |            |                   |
| RAMB18         | 0           | 0     | 0          | 280   0.00        |
| +              |             | +     | +          | ++                |

Fig 3 Memory

## DSP:



Fig 4 DSP

#### IO:

| ·                           | +          | +        | +          |           | +      |
|-----------------------------|------------|----------|------------|-----------|--------|
| Site Type                   | Used       | Fixed    | Prohibited | Available | Util%  |
| Bonded IOB                  | +<br>  308 | +<br>I 0 | +<br>  0   | 125       | 246.40 |
| Bonded IPADs                | 1 0        | 1 0      | 0          | 2         | 0.00   |
| Bonded IOPADs               | 0          | 0        | 0          | 130       | 0.00   |
| PHY_CONTROL                 | 0          | 0        | 0          | 4         | 0.00   |
| PHASER_REF                  | 1 0        | 0        | 0          | 4         | 0.00   |
| OUT_FIFO                    | 1 0        | 0        | 0          | 16        | 0.00   |
| IN_FIFO                     | 0          | 0        | 0          | 16        | 0.00   |
| IDELAYCTRL                  | 0          | 0        | 0          | 4         | 0.00   |
| IBUFDS                      | 0          | 0        | 0          | 121       | 0.00   |
| PHASER_OUT/PHASER_OUT_PHY   | 0          | 0        | 0          | 16        | 0.00   |
| PHASER_IN/PHASER_IN_PHY     | 0          | 0        | 0          | 16        | 0.00   |
| IDELAYE2/IDELAYE2_FINEDELAY | 0          | 0        | 0          | 200       | 0.00   |
| ILOGIC                      | 0          | 0        | 0          | 125       | 0.00   |
| OLOGIC                      | 0          | 0        | 0          | 125       | 0.00   |

Fig 5 IO and GT Specific

#### (2) In vivado utilization summary

In addition, pressing "Report Utilization" in Vivado will produce the following (more visual organization):

| Resource                         | Utilization | Availa | ble    | Utilization % |
|----------------------------------|-------------|--------|--------|---------------|
| LUT                              |             | 34     | 53200  | 0.06          |
| FF                               |             | 17     | 106400 | 0.02          |
| BRAM                             |             | 2      | 140    | 1.43          |
| 10                               |             | 308    | 125    | 246.40        |
| LUT - 19<br>FF - 19<br>BRAM - 19 | 6           | alia.  | W      | 246%          |
| 0                                | 50          | .00 :  |        | 200 250       |

From point (1) and (2) of report, it can be seen that this design is used after synthesis

- 1. The number of FF is 17, and there are 106400 in the board of this FPGA, so utilization is 0.02%
- 2. The LUT has 34 numbers, and the board of this FPGA has 53200, so utilization is 0.06%
- 3. BRAM uses 2, and this FPGA, the board has a total of 140, so utilization is 1.43%

#### (3) User proj example.vds

```
Detailed RTL Component Info :
+---Adders:
      2 Input
                 16 Bit
                            Adders := 1
 ---Registers :
                   32 Bit Registers := 1
                   16 Bit
                             Registers := 1
                    1 Bit
                            Registers := 1
 ---RAMs :
                  64K Bit
                            (2048 X 32 bit)
                                                     RAMs := 1
 ---Muxes :
      2 Input
                 32 Bit
                               Muxes := 6
       2 Input
                 16 Bit
                               Muxes := 1
       2 Input
                  8 Bit
                               Muxes := 1
       2 Input
                  1 Bit
                               Muxes := 2
```

#### (4) Timing report 3 67ns.txt

After incorporating the design into Vivado, perform synthesis and set the maximum speed as much as possible (we initially used a clock period of 10ns for synthesis, which resulted in a slack of over +6 points, so we can further increase the operation speed: the maximum speed this design can achieve is approximately clock period = 3.67ns, translating to a maximum frequency of about 272.48 MHz). Following the procedures outlined in Lab3, the SYN\_Workflow.pptx document, you can obtain the post-synthesis timing report, namely timing\_report.txt, which includes information on the longest path: (due to the length of the file, it will be captured in multiple screenshots)

#### Clock period: 3.67ns



As can be seen from the figure above, the timing/delay of this longest path is 3.565ns, while its slack is 0.002ns, which is a positive value